Xilinx FPGA Boards
Debug and test HDL code on Xilinx® FPGAs and Zynq® SoCs
HDL Verifier™ Support Package for Xilinx FPGA Boards contains the board definition files for FPGA-in-the-Loop (FIL) simulation with HDL Verifier and supported Xilinx FPGA and Zynq SoC boards. With FIL simulation, use MATLAB® or Simulink® to test designs in real hardware for any existing HDL code. FPGA Data Capture support lets you observe signals from your design in MATLAB or Simulink while the design is running on the Xilinx FPGA or Zynq SoC. Using AXI Manager, you can read from or write to on-board memory locations using MATLAB or Simulink.
Categories
- Setup and Configuration
Install hardware support, update firmware, configure hardware connection
- FPGA-in-the-Loop Simulation
Verification with FPGA hardware
- FPGA Data Capture
Capture signal data from live FPGA
- AXI Manager
Access AXI subordinate memory on FPGA board from MATLAB or Simulink