photo

Adil Zafar


Last seen: 2 years ago Active since 2022

Followers: 0   Following: 0

Statistics

  • Thankful Level 1

View badges

Feeds

View by

Question


Why is my FFT HDL Optimized block running slower in FIL than Simulink?
Hello, I am trying to run a FFT model on a Basys3 FPGA board using HDL Coder from Matlab. I am using the FPGA-in-the-loop appli...

2 years ago | 1 answer | 0

1

answer